Design Verification Engineer
Meta

Redmond, Washington
$0.00 - $100.00 per hour


As a Design Verification Engineer at Meta Reality Labs, you will work with a world-class group of researchers and engineers, and use your digital design, physical design, and verification skills to integrate state of the art machine learning accelerators into custom SOCs, and contribute to power and performance optimization through power aware simulations, gate level simulations and performance simulations. You will work closely with SOC vendors, Validation teams, ML researchers, architects and designers in creating functional and physical integration requirements and test cases for multiple state of the art SOCs.

Design Verification Engineer Responsibilities:

  • Work with researchers and architects defining power and performance targets, and supporting power states and verification methodologies for the ML accelerator.
  • Define and track detailed internal integration test plans for top-level design components, and SOC vendor test plans and use case testing.
  • Drive gate-level simulation health for internal netlists and SOC vendor netlists.
  • Implement scalable power aware simulation and gate level simulation infrastructure leveraging test benches in System Verilog.
  • Keep track of power state coverage metrics and bugs encountered and fixed.
  • Support post silicon bringup and debug activities.
  • Collaborate with cross-functional teams such as Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
  • Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.


Minimum Qualifications:

  • Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.
  • 10+ years of experience in SystemVerilog/UVM methodology and/or C/C++ based verification.
  • 10+ years experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies.
  • Experience in EDA tools and Python scripting used to build tools and flows for verification environments.
  • Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation.
  • Track record of 'first-pass success' in ASIC development cycles.


Preferred Qualifications:

  • Masters in Electrical Engineering or Computer Science.
  • Experience in development of UVM based verification environments from scratch.
  • Experience with low power design.
  • Experience working with vendor, SOC teams and Validation teams.
  • Experience mentoring other design verification engineers.


About Meta:

Meta builds technologies that help people connect, find communities, and grow businesses. When Facebook launched in 2004, it changed the way people connect. Apps like Messenger, Instagram and WhatsApp further empowered billions around the world. Now, Meta is moving beyond 2D screens toward immersive experiences like augmented and virtual reality to help build the next evolution in social technology. People who choose to build their careers by building with us at Meta help shape a future that will take us beyond what digital connection makes possible today-beyond the constraints of screens, the limits of distance, and even the rules of physics.

Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.

Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at accommodations-ext@fb.com.

$173,000/year to $249,000/year + bonus + equity + benefits

Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.



Get Hired Faster

Subscribe to job alerts and upload your resume!

*By registering with our site, you agree to our
Terms and Privacy Policy.

More Retail jobs


clairesinc
Leawood, Kansas
Posted 33 minutes ago
clairesinc
Brea, California
Posted 33 minutes ago
clairesinc
Tempe, Arizona
Posted 33 minutes ago
View Retail jobs ยป

Share diversity job

Design Verification Engineer is posted on all sites within our Diversity Job Network.


African American Job Search Logo
Hispanic Inclusion Jobs Logo
Asian Job Search Logo
Women Inclusion Jobs Logo
Diversity Inclusion Jobs Logo
Seniors to Work Logo
Black Inclusion Jobs Logo
Veteran Job Center Logo
LGBT Job Search Logo
Asian Inclusion Jobs Logo
Disabled Job Seekers Logo
Senior Inclusion Jobs Logo
Disability Inclusion Jobs Logo
US Diversity Job Search Logo
LGBTQ Inclusion Jobs Logo
Hispanic Job Exchange Logo